A 10b 1MS/s 0.5mW SAR ADC with double sampling technique

DSpace/Manakin Repository

A 10b 1MS/s 0.5mW SAR ADC with double sampling technique

Show simple item record


dc.contributor.author Lee, T.
dc.contributor.author Kim, M.-Y.
dc.contributor.author Kim, Y.
dc.contributor.author Pham, P.-H.
dc.date.accessioned 2011-05-09T08:01:41Z
dc.date.available 2011-05-09T08:01:41Z
dc.date.issued 2009
dc.identifier.citation Page : 512-515 vi
dc.identifier.issn 9.78E+12
dc.identifier.uri http://tainguyenso.vnu.edu.vn/jspui/handle/123456789/7280
dc.description.abstract This paper introduces the 10b 1MS/s 0.5mW SAR ADC with double sampling technique. It utilizes the double sampling technique to reduce power. The SAR ADC is implemented in CMOS 1P8M 65nm technology and occupies 0.111um 2. The maximum sampling rate is 1MS/s. The simulated SNDR and SFDR are 55.6dB and 62.7dB, respectively at input frequency of 484kHz. Power consumption of the data converter is total 507uW with 1.2-V supply. ??2009 IEEE. vi
dc.language.iso en vi
dc.publisher 2009 International SoC Design Conference, ISOCC 2009 vi
dc.subject Double sampling vi
dc.subject SAR vi
dc.subject Data converter vi
dc.title A 10b 1MS/s 0.5mW SAR ADC with double sampling technique vi
dc.type Article vi

Files in this item

Files Size Format View
231.pdf 45.16Kb PDF View/Open

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account