Another method of logic synthesis of digital counting circuits

DSpace/Manakin Repository

Another method of logic synthesis of digital counting circuits

Show simple item record


dc.contributor.author Nguyen, Quy Thuong
dc.date.accessioned 2011-04-20T02:30:49Z
dc.date.available 2011-04-20T02:30:49Z
dc.date.issued 2005
dc.identifier.citation VNU. JOURNAL OF SCIENCE, Mathematics - Physics, T.xXI, n04, 2005 vi
dc.identifier.issn 0866-8612
dc.identifier.uri http://hdl.handle.net/123456789/790
dc.description VNU. JOURNAL OF SCIENCE, Mathematics - Physics, Vol. 21, No4, 2005 vi
dc.description.abstract In order to synthesize automat (in this case digital counters), the minimizing internal states is of particular significance and plays a decisive role in the results of synthetic circuit. This can be done in many ways, but the use of Karnaugh map is considered optimal. However, this process has some disadvantages that it can not be overcome when the number of input variants is large. In experience, if the number of variants is 7, manual minimization of circuit functions using Karnaugh map arises many difficulties and even become impossible if over 10 variants are available. In order to deal with this weakness, it is both necessary and rational to use computer in logical synthesis of counting circuit. This is the aim of this article. vi
dc.language.iso en vi
dc.publisher ĐHQGHN vi
dc.subject Logic synthesis vi
dc.subject Digital counting circuits vi
dc.subject Digital counters vi
dc.title Another method of logic synthesis of digital counting circuits vi
dc.type Article vi

Files in this item

Files Size Format View
Thuong_7.pdf 554.3Kb PDF View/Open
Thuong_7 (1).pdf 554.3Kb PDF View/Open

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account